International Journal of Engineering & Technology, 7 (4.6) (2018) 573-576 ## **International Journal of Engineering & Technology** Website: www.sciencepubco.com/index.php/IJET # Design of Dual Stage 180nm CMOS High Gain Low Noise Amplifier for 5G Applications Anjana Jyothi Banu<sup>1\*</sup>, Dr.G.Kavya<sup>2\*</sup>, D.Jahnavi<sup>3</sup> 1 PG Scholar, Department of ECE, S.A.Engineering College, Chennai, Tamilnadu 2 Professor, Department of ECE, S.A.Engineering College, Chennai, Tamilnadu, 3Research Scholar, Department of ECE, Chennai, Tamilnadu \*Corresponding author E-mail: anjanaj211@gmail.com #### **Abstract** Low noise amplifier (LNA) is an important block in receiver front-end as it is used to amplify the weak signals from the antenna. This paper presents a design of low noise amplifier for 5G applications based on 180nm CMOS technology. LNA is designed to operate at 26 GHz in the K-band. The proposed circuit is a two stage LNA composing of a common-source followed by a Cascode stage. To minimize the noise figure (NF), the common-source (CS) structure along with the noise cancellation technique is employed in the first stage. The Cascode structure is used in the second stage to enhance the power gain and provide better reverse isolation. The measurement result depicts that a gain of 17.105 dB and noise figure of 1.016 dB at 26 GHz is obtained. The input and output impedance matching have been performed to achieve S<sub>11</sub> of -19.185 dB and S<sub>22</sub> of -38.884 dB. The circuit is designed and simulated using Advanced design system (ADS) software. Keywords: ADS, CMOS, Low noise amplifier, Noise canceling, 5G #### 1. Introduction Low noise amplifier is the first important component in the Radio Frequency (RF) front-end; it has significant effect on the performance of the whole system. LNA amplifies the weak signal which is in the order of -100dBm or $\mu V$ to 1/2V or 1V. Low noise amplifiers are widely used in a variety of applications like ISM radios, wireless LANs, GPS receivers, and satellite communications. LNA plays an active role in the receiver system since the noise performance is greatly determined by it. By using the Friis equation, it is significant to reduce the noise figure and increase the gain of the amplifier for better performance. The 5G wireless communication has rapidly increased the requirements to the performance of transceiver. The millimeter wave wireless systems however have some major technical challenges like less data rate, limited coverage and high power consumption, less reliability, etc. In the later years, III-V compound semiconductor technologies including GaAs were employed for mm-wave communications. But currently, the CMOS technology is developed in the nanometer range, it is sufficient to use CMOS because of its low cost and high integration. A highly linear LNA has been designed for K-band applications using 180nm CMOS technology. An additional post linearization technique has been adopted to improve the linearity; hence there is high noise figure and reduction in gain [1]. A K-band LNA using 180nm CMOS is designed [3], which consists of three commonsource stage for suppressing the noise of the amplifier. A LNA is designed for Ka-band applications using the 180nm CMOS consisting of two cascade amplifier with inductive load and an output buffer [4]. Various other technologies like SiGe:C BiCMOS, GaAs, pHEMT, etc., are being used for designing the LNA. SiGe HBT Low Noise Amplifier for K-band is designed in which a capacitor has been added in the base-collector notch filter to enhance the gain and improve the input match [5]. This paper presents an LNA with an LC circuit given as the positive feedback to the input of the common-source transistor to suppress the noise of the overall circuit. To increase the power gain and improve reverse isolation a Cascode configuration is used at the second stage. The paper is demonstrated as follows. In section 2, the design of the proposed 5G LNA is described and the circuit parameters needed to design the LNA is tabulated. Section 3 depicts the simulation result of the gain, noise figure, stability, reflection coefficient and reverse isolation in the entire band. The performance comparison of the proposed LNA with existing LNA in the K-band is tabulated. Finally, the conclusion is carried out in Section 4. # 2. Proposed 5G LNA The schematic diagram of the proposed LNA for 5G applications is shown in fig.1. The circuit of the proposed LNA consists of a common-source with noise cancellation circuit in the first stage and cascade topology in the second stage. The input and output matching circuits are employed to achieve perfect impedance matching. The supply voltage is 1.8V and biasing voltages are given to $M_1$ of the common-source stage and $M_3$ of the cascade stage. $L_6$ is the source degenerated inductor, $L_{12}$ is used as the coupling component between two stages. Fig.1: Schematic of the proposed 5G LNA Table 1: Circuit parameters of proposed LNA | Parameters | Design values | |-----------------|---------------| | MOSFET1 | 80μm/0.18μm | | MOSFET2 | 209μm/0.18μm | | MOSFET3 | 85μm/0.18μm | | $L_1$ | 0.6nH | | $L_2$ | 0.5698nH | | C <sub>11</sub> | 1pF | The design methodology of the LNA is as follows. ## 2.1 Impedance Matching circuit Although the common-source topology has high gain and less noise performance, the input matching of this configuration is very poor, hence an input matching circuit is used at the input stage of the amplifier to minimize the input return loss ( $S_{11}$ ). The input matching circuit composes of $L_{10}$ and $C_{9}$ . The circuit of the input matching network is shown in fig 2. Fig.2: Circuit of input matching network The proposed circuit has input impedance $(Z_{\text{in}})$ which is derived as follows. $$Z_{in} = j\omega L // 1/j\omega C \tag{1}$$ $$Z_{in} = j\omega L*1/j\omega C/(j\omega L+1/j\omega C)$$ (2) $$Z_{in} = j\omega L/(-\omega^2 LC + 1)$$ (3) The next step in designing LNA includes the output matching. To maximize the power transfer to the load and minimize the reflections the input and output impedance matching is required. The impedance matching is performed using the Smith chart. Fig.3: Output matching circuit Fig.4: Gain vs frequency graph of the proposed LNA The output impedance (Zout) is derived as follows. $$Z_{out} = j\omega L + 1/j\omega C$$ $$Z_{out} = (-\omega^2 LC + 1)/j\omega C$$ #### 2.2 Noise Canceling Principle The noise figure is one of the important parameter which should be considered while designing a low noise amplifier. The minimum noise figure is dependent on the size of the transistor and the bias condition. The proposed circuit uses a positive feedback network consisting of LC components which act as the noise canceling circuit. The common-source configuration is used at the first stage to suppress the noise. But using this configuration doesn't reduce the noise figure greatly; hence an additional noise canceling technique should be used to reduce the noise figure to a great extent. The noise canceling circuit consists of L<sub>11</sub> and C<sub>11</sub>. By using the positive feedback the gain of the stage is enhanced such that the contribution of noise of the subsequent stages can be suppressed greatly. #### 3. Simulation Results The proposed LNA is designed using 180 nm CMOS technology at 26 GHz with a supply voltage of 1.8V. The circuit is designed for 5G applications which operate in the frequency range from 24.25 to 27.5 GHz. The various performance parameters like the Sparameters, Gain, noise figure and stability were measured using Advanced Design System (ADS) software. #### 3.1 Gain, Return loss and Reverse isolation The S-parameters of the proposed LNA is shown in fig.4. It can be viewed that the gain (S21) achieved is above 10 dB for the entire frequency range. The input impedance obtained is approximately 50 $\Omega$ by using the input matching circuit. The Cascode configuration is used at the second stage to improve the power gain and the reverse isolation of the amplifier. The input reflection coefficient (S11) is less than -10 dB at the operating frequency i.e., 26 GHz. The output impedance is exactly 50 $\Omega$ , hence S22 obtained is -38.884 dB at 26 GHz. The reverse isolation (S12) obtained is below -27 dB over the entire range of frequency. This is due to the Cascode topology used at the second stage of the circuit. Fig.5: S-parameters of the proposed LNA The return loss can be evaluated using the reflection coefficient with the equation given below: $$RL = -20\log(\Gamma) \tag{6}$$ #### 3.2 Stability factor The widely used metric for the study of stability characteristics based on S-parameters involves the use of stability factor K, given in (7), $$K = (1+|\Delta|^2-|S_{11}|^2-|S_{22}|^2)/(2|S_{21}||S_{12}|)$$ (7) $$\Delta = S_{11}S_{22} - S_{21}S_{12} \tag{8}$$ For the amplifier to be unconditionally stable, K should be greater than 1 and $\Delta$ should be less than 1. The value of K obtained is 1.77 that is depicted in fig.6. Fig.6. Graph of Stability factor #### 3.3 Noise figure (4) (5) The plot for Noise figure (NF) of the proposed LNA is depicted in fig.6. The NF curve shows that the NF is below 2 dB over the entire frequency range. At the operating frequency 26 GHz the noise figure achieved is 1.016 dB. The minimum noise figure (NF $_{\rm min}$ ) is 0.940 dB. Fig.7. Plot of NF for the proposed LNA #### 4. Conclusion A low noise amplifier for 5G application operating at 26 GHz using 180nm CMOS technology is presented in this paper. The proposed 5G LNA consists of a positive feedback in the first stage of the amplifier acting as the noise cancelling circuit. Tuning was also performed in the proposed circuit to achieve sufficient gain. At 26 GHz a gain of 17.105 dB, noise figure of 1.016 dB was achieved. The input and output matching circuits are added to achieve proper impedance matching. The input reflection coefficient (S11) of -19.185 dB is achieved. The performance comparison between the proposed 5G LNA with previously proposed work is tabulated in table 2. In summary, the proposed amplifier attains high gain and low noise figure. 7.4 1.016 1.8 1.8 Reference [1] [3] [4] [11] This work $V_{dd}$ Technology NF (dB) (dB) (dB) **(V)** 180nm CMOS < -9 13.8 4.3 1.8 180nm CMOS 12.86 5.6 1.8 180nm CMOS < -5.8 9.5 4.7 1.8 16.5 17.105 Table 2: Performance Comparison with Existing LNA's -15.9 -19.185 ## References [1]. Neda Seyedhosseinzadeh, Abdolreza Nabavi, A highly linear CMOS low noise amplifier for K-band applications. International Journal of Electronics, 2014. 180nm CMOS 180nm CMOS - [2]. A.Andrew Roobert, D.Gracia Nirmala Rani, M.Divya, S.Rajaram, Design of CMOS based LNA for 5G Wireless applications. ICCBN 2018, February 24-26, 2018. - [3]. Kyung-Wan Yu, Yin-Lung Lu, Da-Chiang Chang, Victor Liang, M.Frank Chang, K-band low noise amplifier using 0.18µm CMOS technology. IEEE Microwave and Wireless component letters, Vol-14 No-3, March 2004. - [4]. Zhe-Yang Huang, A Ka-band CMOS low noise amplifier for Kaband Communication Systems. Proceedings of World Congress on Engineering and Computer Science 2010, Vol II WCECS 2010, Oct. 20-22, 2010. - Kai Jing, YiQi Zhuang,ZhenRong Li, YongQian Du, YanLong Zhang, A SiGe HBT low noise amplifier using on chip notch filter for K-band. Microelectronics Journal, 2014. - Vikas Chauhan and Brian Floyd, A 24-44 GHz UWB LNA for 5G Cellular frequency bands. 11th Global Symposium on Millimeter Waves (GSMM), 2018. - [7]. Qian Ma, D.Leenaerts, R.Mahmoudi, A 30 GHz 2dB NF low noise amplifier for Ka-band applications. IEEE Radio Frequency Integrated Circuits Symposium, 2012. - Wan Chong, Li Zhiqun, Li Qin, Liu Yang and Wang Zhigong, A broadband 47-67 GHz LNA with 17.3 dB gain in 65 nm CMOS. Journal of Semiconductors, Vol.36, No.10, October 2015. - Zhang Zongnan, Huang Qinghua, HaoMing Li, Yang Hao and Zhang Haiying, Design of 24-40 GHz balanced LNA using Lange couplers. Journal of Semiconductors, 2009. - [10]. Mohen Hayati, Sajad Cheraghaliei, Sepehr Zarghami, Design of UWB Low Noise Amplifier using noise-canceling and currentreused techniques. Integration the VLSI Journal, 2018. - [11]. Hsieh, H.H., and Lu, L.H, A 40 GHz low noise amplifier with positive feedback network in 0.18µm CMOS. IEEE Transactions on Microwave Theory and Techniques, 57, 2009. - [12]. L.Bastos, L.B.Oliveira and M.Silva, Noise canceling LNA with gain enhancement by using double feedback. Integration, the VLSI Journal, 2016. - [13]. Jaimen Shim, Taejun Yang, Jichai Jeong, Design of low power CMOS ultra wide band low noise amplifier using noise canceling technique. Microelectronics Journal, 2013. - [14]. Bhavna Prajapati, Swapnil Jain, Braj Bihari Soni, Review of wide bandwidth low power low noise amplifier for wireless communication. International Journal of Computer Applications, Vol 137- No.14, March 2014.